

# CSE 4305 Computer Organization and Architecture

#### **Processor Structure & Function**

Course Teacher: Md. Hamjajul Ashmafee

Lecturer, CSE, IUT

Email: ashmafee@iut-dhaka.edu



#### **Processor's Functionalities**

- Fetch Instruction
- Interpret Instruction
- Fetch Data
- Process Data
- Write Data



### Simplified View of Processor





### Detailed View of Processor



Lecture 9 paths



#### Registers in Processor

- User Visible Register programmer can use them to reduce memory references during programming
- Control and Status Register used by control unit to control the operation of the processor — also used by OS



### User Visible Register

- General Purpose Register contains the operand for an opcode –
   some of them are dedicated for floating point and stack operations
- Data Register hold data only without any further calculation on it
- Address Register devoted for addressing mode
  - Segment pointer
  - Index register
  - Stack pointer
- Condition codes also known as flags bits set by the processor as the result of operations



### Control and Status Register

#### For instruction execution:

- Program Counter (PC)
- Instruction Register (IR)
- Memory Address Register (MAR)
- Memory Buffer Register (MBR)
- For status information, processor includes *Program Status Word (PSW)* having following flags
  - Sign
  - Zero
  - Carry
  - Equal

- Overflow
- Interrupt Enable/ Disable
- Supervisor



# **Examples of Register Organizations**



| $\mathbf{A0}$ |  |
|---------------|--|
| <b>A1</b>     |  |
| <b>A2</b>     |  |
| A3            |  |
| <b>A4</b>     |  |
| A5            |  |
| A6            |  |
| A7′           |  |
|               |  |
|               |  |

| Program status |                 |  |  |  |  |  |
|----------------|-----------------|--|--|--|--|--|
| Program        | counter         |  |  |  |  |  |
|                | Status register |  |  |  |  |  |
|                |                 |  |  |  |  |  |

| General | magnet | -   |
|---------|--------|-----|
| General | regisi | ers |
|         |        |     |

| $\mathbf{A}\mathbf{X}$ | Accumulator |
|------------------------|-------------|
| $\mathbf{B}\mathbf{X}$ | Base        |
| $\mathbf{C}\mathbf{X}$ | Count       |
| $\mathbf{D}\mathbf{X}$ | Data        |

| Pointers | and | ind | ex |
|----------|-----|-----|----|
|          |     |     |    |

| SP | Stack ptr    |
|----|--------------|
| BP | Base ptr     |
| SI | Source index |
| DI | Dest index   |

#### Segment

| Code    |
|---------|
| Data    |
| Stack   |
| Extract |
|         |

#### Program status

| Flags     |
|-----------|
| Incte nte |
| instr ptr |

(b) 8086

#### General registers

| EAX | AX |
|-----|----|
| EBX | BX |
| ECX | CX |
| EDX | DX |

| ESP | SP |
|-----|----|
| EBP | BP |
| ESI | SI |
| EDI | DI |

#### Program status

| r rogram status     |  |  |  |  |  |
|---------------------|--|--|--|--|--|
| FLAGS register      |  |  |  |  |  |
| Instruction pointer |  |  |  |  |  |

(c) 80386-Pentium 4

(a) MC68000

Lecture 9



### Instruction Cycle





#### Instruction Cycle...

- It includes following stages:
  - Fetch
  - Execute
  - Interrupt
- Another stage must be introduced, the indirect cycle to access memory to fetch operands using indirect addressing
- Data Flow
  - Exact sequence of events during an instruction cycle
  - Depends on processor design employing MAR, MBR, PC, IR



# Instruction Cycle: Revised View





### Fetch Cycle

- Fetch Cycle involves
  - An instruction read from memory
  - The PC contains the address of the next instruction to be fetched.
  - This address is moved to the MAR and placed on the address bus.
  - The control unit requests a memory read, and the result is placed on the data bus
  - That data from data bus copied into the MBR and then moved to the IR.
  - Meanwhile, the PC is incremented by 1, preparatory for the next fetch.
- Once the fetch cycle is completed, the control unit examines the IR to determine if there any operand is required or not and is that operand requires any indirect cycle or not



# Fetch Cycle...





# Indirect Cycle

- To access memory fetching one or more operands in memory using indirect addressing mode as it requires more memory access
- Can be thought as <u>one more instruction stage</u>
- It involves:
  - The rightmost N bits of the MBR (fetched instruction from memory), which contain the address reference, are transferred to the MAR.
  - Then the control unit requests a memory read, to get the desired address of the operand into the MBR.



# Indirect Cycle...



Lecture 10 CSE 4305: Computer Organization & Architecture 15



#### Execute Cycle

- It takes many forms based on different machine instructions in IR
- May involve:
  - Transfer data among registers
  - Read or write from memory or I/O
  - Invocation of the ALU



### Interrupt Cycle

#### • It involves:

- To resume the current program after ISR, the contents of the PC are transferred to the MBR to be written into memory. (in stack)
- The special **memory location (stack pointer)** reserved for this purpose is loaded into the **MAR** from the control unit.
- The **PC** is loaded with the <u>address of the interrupt routine</u>. As a result, the next instruction cycle will begin by fetching the appropriate instruction. (with the help of control unit)



# Interrupt Cycle...





### Pipeline Strategy

- Similar to the use of **an assembly line** in <u>a manufacturing plant</u> products at various stages can be worked on simultaneously
- To apply this concept in instruction execution, we have to recognize a number of stages in an instruction cycle
- In two-stage pipeline, if the fetch and execute stages are of equal duration, the instruction cycle time will be halved, execution rate will be doubled



#### Two-Stage Instruction Pipeline



#### (a) Simplified view



(b) Expanded view



#### **But Things Are Not Always Ideal!!!**

- For Two-stage pipeline:
  - The <u>execution time will take longer</u> than fetch time as execution involves reading and storing operands, operation performance, storing back the results
  - A <u>conditional branch instruction</u> makes the address of the instruction unknown
- A <u>simple rule to reduce time loss for second reason</u> is to fetch next instruction of the branch instruction as there is 50% possibility that branch will not be taken. If happened otherwise, the next fetched instruction will be discarded.



### More Stage Pipeline

- To increase the speedup (increase the execution rate), pipeline must have more stages like following:
  - Fetch Instruction (FI)
  - Decode Instruction (DI)
  - 3. Calculate Operands (CO)
  - 4. Fetch Operands (FO)
  - **5.** Execute Instruction (EI)
  - 6. Write Operand (WO)
- As the number of stages are increased, they will be probably of equal duration



### 6-stage Instruction Pipeline

|               | Time |    |    |    | i  |    |    |    |    |    |    |    |    |    |  |
|---------------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|--|
|               | 1    | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |  |
| Instruction 1 | FI   | DI | со | FO | EI | wo |    |    |    |    |    |    |    |    |  |
| Instruction 2 |      | FI | DI | со | FO | EI | wo |    |    |    |    |    |    |    |  |
| Instruction 3 |      |    | FI | DI | со | FO | EI | wo |    |    |    |    |    |    |  |
| Instruction 4 |      |    |    | FI | DI | со | FO | EI | wo |    |    |    |    |    |  |
| Instruction 5 |      |    |    |    | FI | DI | со | FO | EI | wo |    |    |    |    |  |
| Instruction 6 |      |    |    |    |    | FI | DI | со | FO | EI | wo |    |    |    |  |
| Instruction 7 |      |    |    |    |    |    | FI | DI | co | FO | EI | wo |    |    |  |
| Instruction 8 |      |    |    |    |    |    |    | FI | DI | co | FO | EI | wo |    |  |
| Instruction 9 |      |    |    |    |    |    |    |    | FI | DI | co | FO | EI | wo |  |

Time for 9 instructions?



#### **Limitations Again!!!**

- Some instructions will not cover all stages (e.g. Load not have WO stage)
- It was assumed that all stages can be performed in parallel, but sometimes conflict are there among the instructions to perform simultaneously (FI, FO, WO may involve memory access at the same time)
- Conditional branch instruction invalidation
- Interrupt invalidation
- Some operand dependency are there to fetch next operands



# Effect of Conditional Branch in Pipeline

|                |    | Time |    |    |    | Branch penalty |    |    |    |    |    |    |    |    |
|----------------|----|------|----|----|----|----------------|----|----|----|----|----|----|----|----|
|                | 1  | 2    | 3  | 4  | 5  | 6              | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |
| Instruction 1  | FI | DI   | со | FO | EI | wo             |    |    |    |    |    |    |    |    |
| Instruction 2  |    | FI   | DI | со | FO | EI             | wo |    |    |    |    |    |    |    |
| Instruction 3  |    |      | FI | DI | со | FO             | EI | wo |    |    |    |    |    |    |
| Instruction 4  |    |      |    | FI | DI | со             | FO |    |    |    |    |    |    |    |
| Instruction 5  |    |      |    |    | FI | DI             | со |    |    |    |    |    |    |    |
| Instruction 6  |    |      |    |    |    | FI             | DI |    |    |    |    |    |    |    |
| Instruction 7  |    |      |    |    |    |                | FI |    |    |    |    |    |    |    |
| Instruction 15 |    |      |    |    |    |                |    | FI | DI | со | FO | EI | wo |    |
| Instruction 16 |    |      |    |    |    |                |    |    | FI | DI | со | FO | EI | wo |



#### Alternative Pipeline Depiction



|    | FI        | DI         | CO        | FO        | EI  | wo  |
|----|-----------|------------|-----------|-----------|-----|-----|
| 1  | <b>I1</b> |            |           |           |     |     |
| 2  | 12        | <b>I1</b>  |           |           |     |     |
| 3  | 13        | 12         | <b>I1</b> |           |     |     |
| 4  | 14        | 13         | 12        | <b>I1</b> |     |     |
| 5  | 15        | 14         | 13        | 12        | 11  |     |
| 6  | 16        | 15         | 14        | 13        | 12  | I1  |
| 7  | 17        | 16         | 15        | 14        | 13  | 12  |
| 8  | I15       |            |           |           |     | 13  |
| 9  | I16       | I15        |           |           |     |     |
| 10 |           | <b>I16</b> | I15       |           |     |     |
| 11 |           |            | I16       | I15       |     |     |
| 12 |           |            |           | I16       | I15 |     |
| 13 |           |            |           |           | I16 | I15 |
| 14 |           |            |           |           |     | I16 |

Lecture 10 (a) No branches (b) With conditional branch 26



### Pipeline Performance

 The cycle time τ of an instruction pipeline needed to advance one stage:

$$\tau = \max_{i} [\tau_i] + d = \tau_m + d \quad 1 \le i \le k$$

 $\tau_i$  = time delay of the circuitry in the *i*th stage of the pipeline

 $\tau_m$  = maximum stage delay (delay through stage which experiences the largest delay)

k = number of stages in the instruction pipeline

d =time delay of a latch, needed to advance signals and data from one stage to the next



#### Pipeline Performance...

•  $T_{k,n}$  is the <u>total time for a pipeline with k stages to execute n</u> instructions :

$$T_{k,n} = [k + (n-1)]\tau$$

- Example: From the previous figure it is 14.
- Speedup with and without pipeline:

$$S_k = \frac{T_{1,n}}{T_{k,n}} = \frac{nk\tau}{[k+(n-1)]\tau} = \frac{nk}{k+(n-1)}$$



# Pipeline Speedup







### Pipeline Hazards

- Pipeline must stall as conditions don't permit to execute more
- Three types of Hazards:
  - Resource Hazards: need same resource for more than one instruction
  - Data Hazards: to access conflicting data
    - Read after write (true dependency)
    - Write after read (anti dependency)
    - Write after write (output dependency)
  - Control Hazards: branch to another location



#### Dealing with Branches

- Multiple Stream (replicate initial portion and allow the both branches)
- Pre-fetch Branch Target (only the target of the branch is pre-fetched)
- Loop Buffer (cache for instructions in branch )
- Brach Prediction (various techniques to decide)
- Delayed Branch (rearranging the instructions within a program)



# Intel 80486 Pipelining

Self Study

Lecture 10 CSE 4305: Computer Organization & Architecture 32